18-99
MB86R02 ‘Jade-D’ Hardware Manual V1.64
MDC (Multi Display Control)
Register
address
DisplayBaseA 0x170
Bit number
31 30 29 28
24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 7 6 5 4 3 2 1 0
Bit field name
MDen
reserve
SC1en
SC0en
R/W
RW
R0
RW
RW
Initial value
0
0
X
X
This register controls dual display mode.
Bit 0
SC0en0 (screen 0 enable 0)
0:
L0 is not included into screen 0
1:
L0 is included into screen 0
Bit 1
SC0en1 (screen 0 enable 1)
0:
L1 is not included into screen 0
1:
L1 is included into screen 0
Bit 5
SC0en5 (screen 0 enable 5)
0:
L5 is not included into screen 0
1:
L5 is included into screen 0
Bit 6
SC0en6 (screen 0 enable 6)
0:
Cursor0 is not included into screen 0
1:
Cursor0 is included into screen 0
Bit 7
SC0en7 (screen 0 enable 7)
0:
Cursor1 is not included into screen 0
1:
Cursor1 is included into screen 0
Bit 8
SC1en0 (screen 1 enable 0)
0:
L0 is not included into screen 1
1:
L0 is included into screen 1
Bit 9
SC1en1 (screen 1 enable 1)
0:
L1 is not included into screen 1
1:
L1 is included into screen 1
Bit 13
SC1en5 (screen 1 enable 5)
0:
L5 is not included into screen 1
1:
L5 is included into screen 1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...