29-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.7.6 Data register (I2CxDAR)
Address
ch0
:
FFF 10h
ch1
:
FFF 10h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
D[7:0]
R/W
R
R
R
R
R
R
R
R
R/W R/W R/W R/W R/W R/W R/W R/W
Initial
valu
e
0
0
0
0
0
0
0
0
X
X
X
X
X
X
X
X
Bit 7-0: D7-0 (Data 7-0)
This is the serial data storage bit.
This data register is used for serial transfer transmitted from MSB. When data is received (TRX =
0), the data output becomes "1".
This register's writing side is double-buffered so that writing data is loaded to the serial transfer
register on the transmission of each byte if the bus (BB = 1) is in use.
As the serial transfer register is directly read on reading, the received data is only valid if the INT
bit is set.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...