17-24
MB86R02 ‘Jade-D’ Hardware Manual V1.64
config_byte_shell3
Bit
init
ial
Name
Description
7
0
cfg_sbdown_daclk
AShell:
validate sbdown_data with
1: sbdown_data[1],
0: internal signal (sbdown_valid)
6
0
Reserved
, cfg_ephy
AShell: connect internal AShell to
external APIX
PHY (INAP125R24) through GPIO
interface
1: enable
0: disable
5
0
Reserved,
cfg_eshell
AShell: connect internal APIX PHY to
external
Ashell through GPIO interface. To use this
mode 'cfg_ephy' enable is required.
1: enable
0: disable
4
0
cfg_mode_sb
AShell: selects between two different
sideband
transmission modes
0: mode 0 (toggle mode), see
Figure 17-28
,
1: mode 1, see
Figure 17-29
3
1
cfg_crc_timeout_value [3]
AShell: CRC timeout error is generated
after N consecutively received and
corrupted transitions (CRC mismatch)
N = factor1 * factor2
factor1 = cfg_crc_timeout_value [3:2]
factor2 = cfg_crc_timeout_value [1:0]
factor 1
factor 2
00: 1
00: 2
01: 4
01: 4
10: 16
10: 6
11: 128
11: 10
example: 1001
N = 64 (16*4)
Note: to achieve optimum system
behaviour, please adapt to bit fault
characteristics of serial link
2
0
cfg_crc_timeout_value [2]
1
0
cfg_crc_timeout_value [1]
0
1
cfg_crc_timeout_value [0]
Table 17-13 RX config_byte_shell3
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...