28-9
MB86R02 ‘Jade-D’ Hardware Manual V1.64
28.6.6 FIFO control register (URTxFCR)
Address
ch0
:
FFF 08h
ch1
:
FFF 08h
ch2
:
FFF 08h
ch3
:
FFF 08h
ch4
:
FFF 08h
ch5
:
FFF 08h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
RCVR1 RCVR0
(Reserved)
DMA
MODE
TxF
RST
RxF
RST
(Reserv
ed)
R/W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
Initial
valu
e
X
X
X
X
X
X
X
X
0
0
0
0
0
0
0
0
Bit No.
Bit name
Function
31:8
Unused
Reserved bit (input "0" at writing)
7:6
RCVR1:0
Reception FIFO's trigger level
00: 1 byte
01: 4 byte
10: 8 byte
11: 14 byte
5:4
Unused
Reserved bit
3
DMA MODE
DMA transfer mode (mode of XTXRDY and XRXRDY pins)
0: Single transfer mode
1: Demand transfer mode
Note: Please use Demand mode to transfer data from/to the UART. This allows
continous operation, even if the UART fill level is higher than the DMA transfer
size.
2
TxF RST
Transmission FIFO reset
1: Reset
1
RxF RST
Reception FIFO reset
1: Reset
0
Unused
Reserved bit
* Bit7:0 = 00h, after reset
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...