29-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.7.4 Clock control register (I2CxCCR)
Address
ch0
:
FFF 08h
ch1
:
FFF 08h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
(Reserved) HSM
EN
CS[4:0]
R/W
R
R
R
R
R
R
R
R
R
R/W R/W R/W R/W R/W R/W R/W
Initial
valu
e
0
0
0
0
0
0
0
0
1
0
0
X
X
X
X
X
Bit 7: Unused
The value is always read as '1'.
Bit 6: HSM (High Speed Mode)
This is the standard/high-speed setting bit.
At reading/writing
HSM
State
0
Standard mode
1
High-speed mode
Bit 5: EN (ENable)
This is the operation permission bit.
At reading/writing
EN
State
0
Operation is prohibited
1
Operation is permitted
When this bit is "0", each bit of the I2CxBSR register and the I2CxBCR register (excluding the
BER and BEIE bits) is cleared. When the BER bit is set, this bit is cleared.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...