18-224
MB86R02 ‘Jade-D’ Hardware Manual V1.64
SHO (SHadow Offset)
Register
address
DrawBaseA 470
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
SHOFFS
R/W
RW
Initial value
Don’t care
This register sets the offset address of the shadow relative to the body primitive at drawing with
shadow.
At body drawing, this offset address is set to “0”; at shadow drawing, the offset address calculated
from each offset value of the X coordinates and of the Y coordinates is set. This register is
hardware controlled.
ABR (Alpha map Base)
Register
address
DrawBaseA 474
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
ABASE
R/W
RW
R0
Initial value
Don’t care
0
This register sets the base address of the alpha map.
The actual address for VRAM is calculated by adding the segment address of FBR to ABASE.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...