24-3
MB86R02 ‘Jade-D’ Hardware Manual V1.64
24.6 Register
This section describes the GPIO registers in detail.
24.6.1 Register list
Table 13-1 shows a summary of the GPIO registers.
Table 24-1 GPIO register list
Address
Register
Abbreviatio
n
Description
Base
Offset
FFFE_9000
H
+ 00
H
Port data register 0
GPDR0
Setting of input/output data of GPIO_PD[7:0] pin
+ 04
H
Port data register 1
GPDR1
Setting of input/output data of GPIO_PD[15:8] pin
+ 08
H
Port data register 2
GPDR2
Setting of input/output data of GPIO_PD[23:16] pin
+ 0C
H
(Reserved)
–
Reserved area (access prohibited)
+ 10
H
Data direction register
0
GPDDR0
Control of input/output direction of GPIO_PD[7:0] pin
+ 14
H
Data direction register
1
GPDDR1
Control of input/output direction of GPIO_PD[15:8]
pin
+ 18
H
Data direction register
2
GPDDR2
Control of input/output direction of GPIO_PD[23:16]
pin
+ 1C
H
–
+ FFF
H
(Reserved)
–
Reserved area (access prohibited)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...