26-2
MB86R02 ‘Jade-D’ Hardware Manual V1.64
26.3
Block diagram
Figure 15-1 shows a block diagram of the A/D converter.
APB IF
APB IF
AD_VR0/AD_VR1
A/D Converter
10bit DAC
10bit Register
SAR
Sample & Hold
External
AD_VRH0/AD_VRH1
AD_VRL0/AD_VRL1
Comparator
AD_VIN0/AD_VIN1
Figure 26-1 Block diagram of A/D converter
26.4
Related pins
A/D converter uses following pins.
Pin
Direction
Qty.
Description
AD_VIN0
IN
1
A/D analog input pin
AD_VIN1
IN
1
A/D analog input pin
AD_VIN2
IN
1
A/D analog input pin
AD_VIN3
IN
1
A/D analog input pin
AD_VRH0
IN
1
Reference voltage "H" input pin
AD_VRH1
IN
1
Reference voltage "H" input pin
AD_VRL0
IN
1
Reference voltage "L" input pin
AD_VRL1
IN
1
Reference voltage "L" input pin
AD_VR0
OUT
1
Reference output
AD_VR1
OUT
1
Reference output
AD_AVD0
IN
1
Analog power supply pin
AD_AVS1
IN
1
Analog GND
26.5
Supply clock
The APB clock is supplied to the A/D converter. Refer to "5. Clock reset generator (CRG)" for
frequency setting and control specification of the clock.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...