11-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Page read of 16 bit NOR Flash
02
MEM_EA[24:1]
00
D00
X
MEM_ED[15:0]
MEM_XRD
MEM_XWR[1:0]
MEM_XCS[4/2/0]
Internal clock
MEM_RDY
tFRADC = First read access cycle
tRACC = Read access cycle
tFRADC
X
04
06
08
0A
tRACC
tRACC
D02
D04
D06
D08
D0A
tRACC
tRACC
tRACC
tRACC
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...