MB86R02 ‘Jade-D’ Hardware Manual V1.64
21-8
SignBReferenceBW0
Register address
BaseA 3C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SignBReferenceBW0
R/W
RW
Reset value
0
H
Signature B Reference value channel B
Bit 31 -
0
SignBReferenceBW0
Signature B Reference value channel B, Register content is overtaken with write of Register TriggerW0.Trigger, during cyclic mode
with every frame start
ThrBRW0
Register address
BaseA 40
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
ThrBRW0
R/W
RW
Reset value
0
H
Threshold Signature B
Bit 31 -
0
ThrBRW0
Threshold Signature B for channels R, Register content is overtaken with write of Register TriggerW0.Trigger, during cyclic mode with
every frame start
ThrBGW0
Register address
BaseA 44
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
ThrBGW0
R/W
RW
Reset value
0
H
Threshold Signature B
Bit 31 -
0
ThrBGW0
Threshold Signature B for channel G, Register content is overtaken with write of Register TriggerW0.Trigger, during cyclic mode with
every frame start
ThrBBW0
Register address
BaseA 48
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
ThrBBW0
R/W
RW
Reset value
0
H
Threshold Signature B
Bit 31 - 0
ThrBBW0
Threshold Signature B for channel B
ErrorThreshold
Register address
BaseA 4C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
ErrThresReset
ErrThres
R/W
RW
RW
Reset value
8
H
1
H
Error Counter Threshold
Bit 23 - 16
ErrThresReset
number of consecutive error free video frames which cause resetting of error_count.
0h= no reset, 1h= 1, …FFh=255
Bit 7 - 0
ErrThres
threshold of error counter, 0h=256, 1h=1, ...,FFh=255 If error_counter >= "ErrThres" it generates interrupt
CtrlCfgW0
Register address
BaseA 50
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17
16
15 14 13 12 11 10 9
8
7 6 5 4 3 2 1
0
Field name
EnCoordW0
EnSignB
EnSignA
R/W
RW
RW
RW
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...