18-240
MB86R02 ‘Jade-D’ Hardware Manual V1.64
GMDR1 (Geometry Mode Register for Line)
Register
address
GeometryBaseA 44
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
BO
EP
AA
R/W
W W W
Initial value
0 0 0
This register sets the geometry mode at line drawing. This register is sharing hardware with
GMDR1E, so that if GMDR1 is changed, the same bit of GMDR1E is also changed.
Bit 4
BO (Broken line Offset)
Sets broken line reference position
If you want clear initial vertex only SetRegister BLPO before G_Begin and Set 1 for this bit.
(Cannot change GMDR1 within G_Begin/G_End)
0
Broken line reference position not cleared for all vertexes.
1
Broken line reference position cleared for all vertexes.
Bit 2
EP (End Point mode)
Sets end point drawing mode
Note that the end point is not drawn in line strip.
0
End point not drawn
1
End point drawn
Bit 0
AA (Anti-alias mode)
Sets anti-alias mode
0
Anti-alias not performed
1
Anti-alias performed
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...