34-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.4.3
ADC
Table 34-14 Recommended Operating Conditions
Parameter
Symbol
Value
Unit
Min.
Typ.
Max.
Power supply voltage
AD_AVD0
2.70
3.00
3.60
V
Reference voltage (H)
AD_VRH0
AD_VRH1
AD_AVD0*0.75
–
AD_AVD0
V
Reference voltage (L)
AD_VRL0
AD_VRL1
V
SS
(*1)
–
AD_AVD0*0.25
V
Decoupling capacitor
AD_VR0
(*2)
AD_VR1 (*2)
0.05
–
–
µ
F
Analog input voltage
AD_VIN0
AD_VIN1
AD_VIN2
AD_VIN3
AD_VRL0
AD_VRL1
–
AD_VRH0
AD_VRH1
V
Analog input frequency
AD_VIN0
AD_VIN1
AD_VIN2
AD_VIN3
0
–
500/250*
kHz
Note:
*1: V
SS
= AD_AVS1 (analogue GND)
*2: In the case that VR is decoupled with AVS by decoupling capacitor, A/D outputs
incorrect result immediately after power-on or at the resumption from power down mode.
Because the charge current for decoupling capacitors is supplied through the reference
resistance, it takes about 2ms to get the correct result (it is the case decoupling capacitor
is 0.1µF.).
Table 34-15 ADC Characteristics
(VDD = 1.2V, AVD = 3.0V, FS = 100KS/s, FC = 1.4MHz, FVIN = 1 kHz, T
A
= 25°C (*1))
Parameter
Symbol
Value
Unit
Min.
Typ.
Max.
Supply current
(included reference
current)
AD_AVD0
–
0.8
1.2
mA
-1
–
50
µA
Reference voltage (M)
AD_VR0
AD_VR1
–
AD_AVD0/2
–
V
-3
–
3
%
Reference resistance
AD_VRH0
AD_VRH1
AD_VRL0
AD_VRL1
7.3
9
10.7
k
Ω
Zero transition voltage
(*2)
Typ.
-20
1LSB
1LSB
Typ.
+20
mV
Full scale transition
Voltage (*2)
Typ.
-20
AD_VRH0-1LSB
AD_VRH1-1LSB
Typ.
+20
mV
Integral non linearity
(*3)
-2.0
–
+2.0
LSB
Differential non linearity
(*3)
-1.5
–
+1.5
LSB
*1: VR is connected to AVS with decoupling capacitor (0.1uF).
Unique voltage is supplied to VRH and VRL by voltage source.
*2: VZT and VFST are dependent on chip layout and wiring resistance.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...