27-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Description
No.
Name
9-5
S0CHL[4:0]
Channel length of the channel constructing sub frame 0 (bit length of channel) is set.
4 - 32 bit of channel length are available but 1 - 6 bit are prohibited. S0CHN needs to
be set to "channel length – 1".
Example 1 S0CHL = "00110": Channel length becomes 7 bit
Example 2 S0CHL = "11111": Channel length becomes 32 bit
The channel length can be set to 32 or less regardless of RHLL value of CNTREG
register.
4-0
S0WDL[4:0]
Word length of the channel constructing sub frame 0 (number of bit in channel) is set.
4 - 32 bit of word length are available but 1-6 bit are prohibited. S0WDL needs to be
set to "word length – 1".
Example 1 S0WDL = "00110": Word length becomes 7 bit
Example 2 S0WDL = "11111": Word length becomes 32 bit
RHLL of CNTREG register is "1": Set word length to 16 or less and channel length to
shorter than the one set to S0CHL
RHLL of CNTREG register is "0": Set word length to 32 or less and channel length to
shorter than the one set to S0CHL
27.6.7 I2SxMCR1REG register
This register controls enable and disable functions to each channel of sub frame 0.
Address
ch0
:
FFEE_0010 (h)
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
S0C
H31
S0C
H30
S0C
H29
S0C
H28
S0C
H27
S0C
H26
S0C
H25
S0C
H24
S0C
H23
S0C
H22
S0C
H21
S0C
H20
S0C
H19
S0C
H18
S0C
H17
S0C
H16
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
S0C
H15
S0C
H14
S0C
H13
S0C
H12
S0C
H11
S0C
H10
S0C
H09
S0C
H08
S0C
H07
S0C
H06
S0C
H05
S0C
H04
S0C
H03
S0C
H02
S0C
H01
S0C
H00
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-0 S0CH31-S0CH00 Name (S0CHxx) of each bit indicates channel number xx of sub frame 0 (e.g. S0CH00
bit controls 0th channel of sub frame 0.)
Thus, S0CH31 bit controls 31st channel of sub frame 0.
0 The corresponding channel is disabled
Transmission/Reception are not performed to the disabled channel
1 The corresponding channel is enabled
Transmission/Reception are performed to the enabled channel
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...