15-19
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DREQ
DACK
DEOP
DSTP
HCLK
HADDR
HWRITE
Control
External trigger
Software trigger
DMACA[31:24]
HWDATA
HRDATA
HBUSREQ
HGRANT
HREADY
HRESP
HMASTER
CPU
HDMAC
CPU
HDMAC
CPU
OK
SA
DA SA DA
SA
DA SA DA
HTRANS
N N
N N
N N
N N
I
I
Data
Data
Data
Data
Data
Data
Data
0x00
0xA0
DMACA[19:16] 0x0
0x1
BC
0x00
0x0
0x1
0x0
DMACA[15:0] 0x0
0x1
TC
0x0
DMACSA
DMACDA
SA0
SA1
SA2
SA3
SA4
DA0
DA1
DA2
DA3
DA4
Break of transfer
Data
Figure 15-3 Block transfer (for BC = 0x1 and TC = 0x1)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...