30-8
MB86R02 ‘Jade-D’ Hardware Manual V1.64
30.6.3 SPI slave control register (SPInSCR)
This register maintains unique setting of SPI slave.
All bits are cleared by moving state to sleep. Set this register at sleep or setup state.
Address
SPI0: FFF4_0000
H
+ 04
H
SPI1: FFF4_5000
H
+ 04
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
–
–
–
SPE
–
–
–
DRVS
–
–
–
–
STL3 STL2 STL1 STL0
R/W
R0
R0
R0
R/W
R0
R0
R0
R/W
R0
R0
R0
R0
R/W R/W R/W R/W
Initial value
X
X
X
0
X
X
X
0
X
X
X
X
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
–
–
–
DLN4 DLN3 DLN2 DLN1 DLN0
–
–
SMOD SAUT
–
–
SSP1 SSP0
R/W
R0
R0
R0
R/W R/W R/W R/W R/W
R0
R0
R/W R/W
R0
R0
R/W R/W
Initial value
X
X
X
0
0
0
0
0
X
X
0
0
X
X
0
0
(Note) This register should be accessed in 32 bit unit.
Bit field
Description
No.
Name
31-29
–
Unused bits.
The write access is ignored. The read value of these bits is always "0".
28
SPE
SPI's clock supply is controlled.
0 Clock supply to internal logic stops except certain part (initial value)
1 Clock is supplied to all the circuits
Write "1" to operate SPI. Its state changes from sleep to setup by setting SPE bit. It
changes to sleep by clear; at the same time, internal logic is reset except certain part.
27-25
–
Unused bits.
The write access is ignored. The read value of these bits is always "0".
24
DRVS
Transfer order of serial data is specified.
0 MSB --> LSB (initial value)
1 LSB --> MSB
27-25
–
Unused bits.
The write access is ignored. The read value of these bits is always "0".
19-16
STL3-0
Strobe width is specified at pulse mode selection (SMOD = 1) in the range of SCK 1 ~
16 cycles.
0000
SCK 1cycle (initial value)
0001
SCK 2cycles
:
:
1110
SCK 15cycles
1111
SCK 16cycles
15-13
–
Unused bits.
The write access is ignored. The read value of these bits is always "0".
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...