30-13
MB86R02 ‘Jade-D’ Hardware Manual V1.64
30.7 Setup procedure flow
Figure 30-8 shows SPI setup procedure flow.
START
STATE = SLEEP
Yes
No
START
STATE = SLEEP
STATE =
ERROR ?
Write SPISCR
(SPE set/clear)
Write SPICR
STATE =
SETUP ?
DATA
communication
No
Yes
Yes
No
STATE =
BUSY ?
Read SPISR
(SIRQ clear)
Write SPIDR
(TxRx start)
STATE =
SETUP ?
No
Yes
DATA
Communication
start
Delete
received data?
Read SPIDR
Continue data
communication without
setting change?
DATA
communication
end
Yes
No
Yes
No
Figure 30-8 SPI setup flow chart
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...