18-209
MB86R02 ‘Jade-D’ Hardware Manual V1.64
IFSR (Input FIFO Status Register)
Register
address
DrawBaseA 404
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
NF FF FE
R/W
R R R
Initial value
0 0 1
This is a mirror register for bits 14 to 12 of the CTR register.
IFCNT (Input FIFO Counter)
Register
address
DrawBaseA 408
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
FCNT
R/W
R
Initial value
011101
This is a mirror register for bits 19 to 15 of the CTR register.
SST (Setup engine Status)
Register
address
DrawBaseA 40C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
SS
R/W
R
Initial value
00
This is a miller register for bits 9 to 8 of the CTR register.
DST (DDA Status)
Register
address
DrawBaseA 410
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
DS
R/W
RW
Initial value
00
This is a mirror register for bits 5 to 4 of the CTR register.
PST (Pixel engine Status)
Register
address
DrawBaseA 414
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
PS
R/W
R
Initial value
00
This is a mirror register for bits 1 to 0 of the CTR register.
EST (Error Status)
Register
address
DrawBaseA 418
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
FO PE CE
R/W
RW RW RW
Initial value
0 0 0
This is a mirror register for bits 24 to 22 of the CTR register.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...