8-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
8.5.2
Remap control register (RBREMAP)
The Remap control register (RBREMAP) controls the remap state. Once a remap has been
carried out, its state remains until it is reset. Write operation to this register is valid only once
after reset, a second or subsequent write is ignored.
This register is reset by the HRESETn input.
This register should be accessed in word accesses.
Address
GPR0: FFFE_6000
H
+ 04
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
REM
AP
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-1
(Reserved)
Reserved bit.
0
REMAP
Remap state is controlled.
When a write operation to remap register is performed (both "0" and "1" of write data
are available) the REMAP output signal becomes high.
The BusMatrix is designed to remap the memory map after the REMAP output signal.
REMAP = Low: Vector area is allocated to internal boot ROM
REMAP = High: Vector area is allocated to internal SRAM_1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...