30-2
MB86R02 ‘Jade-D’ Hardware Manual V1.64
30.3 Block diagram
Figure 30-2 shows a block diagram of the SPI unit.
APB CLK
(Bus clock)
SPI CRG
S
tat
e m
a
c
hi
ne
Control logic
32bi
t s
hi
ft
regi
s
te
r
D
at
a
regi
s
te
r
APB
BU
S 3
2
b
it
/4
1
.5
M
H
z
SIRQ
SPI_SCK
SPI_DO
SPI_DI
SPI_SS
IRC
Figure 30-2 Block diagram of SPI
30.4 Supply clock
The APB clock is supplied to the SPI unit. Please refer to the chapter 'Clock Reset Generator
(CRG)' for details about setting the frequency and controlling the clock.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...