18-222
MB86R02 ‘Jade-D’ Hardware Manual V1.64
TXS (Texture Size)
Register
address
DrawBaseA 464
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
TXSN
TXSM
R/W
RW
RW
Initial value
000010000000
000010000000
This register specifies the texture size (m, n).
Bit 12 to 0
TXSM (Texture Size M)
Sets horizontal texture size. Any power of 2 between 4 and 4096 can be used. Values
that are not a power of 2 cannot be used.
0_0000_0000_0100
M=4
0_0010_0000_0000
M=512
0_0000_0000_1000
M=8
0_0100_0000_0000
M=1024
0_0000_0001_0000
M=16
0_1000_0000_0000
M=2048
0_0000_0010_0000
M=32
1_0000_0000_0000
M=4096
0_0000_0100_0000
M=64
0_0000_1000_0000
M=128
0_0001_0000_0000
M=256
Other than the above
Setting disabled
Bit 28 to 16
TXSN (Texture Size N)
Sets vertical texture size. Any power of 2 between 4 and 4096 can be used. Values that
are not a power of 2 cannot be used.
0_0000_0000_0100
N=4
0_0010_0000_0000
N=512
0_0000_0000_1000
N=8
0_0100_0000_0000
N=1024
0_0000_0001_0000
N=16
0_1000_0000_0000
N=2048
0_0000_0010_0000
N=32
1_0000_0000_0000
N=4096
0_0000_0100_0000
N=64
0_0000_1000_0000
N=128
0_0001_0000_0000
N=256
Other than the above
Setting disabled
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...