11-19
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Table 11-3 Relation of byte lane at big endian
MEM_ED[15:8]
1
st
: H*DATA[31:24]
0
MEM_ED[15:8]
2
nd
: H*DATA[23:16]
0
MEM_ED[15:8]
3
rd
: H*DATA[15:8]
1
MEM_ED[15:8]
4
th
: H*DATA[7:0]
1
MEM_ED[15:0]
1
st
: H*DATA[31:16]
0
MEM_ED[15:0]
2
nd
: H*DATA[15:0]
1
32bit(prohibited)
-
-
-
-
-
-
MEM_ED[15:8]
1
st
: H*DATA[31:24]
0
MEM_ED[15:8]
2
nd
: H*DATA[23:16]
0
MEM_ED[15:8]
3
rd
: H*DATA[15:8]
1
MEM_ED[15:8]
4
th
: H*DATA[7:0]
1
MEM_ED[15:0]
1
st
: H*DATA[31:16]
0
MEM_ED[15:0]
2
nd
: H*DATA[15:0]
1
32bit
0
MEM_ED[31:0]
H*DATA[31:0]
00
00
0
MEM_ED[15:8]
1
st
: H*DATA[31:24]
0
MEM_ED[15:8]
2
nd
: H*DATA[23:16]
0
MEM_ED[15:8]
1
st
: H*DATA[15:8]
1
MEM_ED[15:8]
2
nd
: H*DATA[7:0]
1
0
MEM_ED[15:0]
H*DATA[31:16]
not active
00
0
2
MEM_ED[15:0]
H*DATA[15:0]
not active
00
1
32bit(prohibited)
-
-
-
-
-
-
MEM_ED[15:8]
1
st
: H*DATA[31:24]
0
MEM_ED[15:8]
2
nd
: H*DATA[23:16]
0
MEM_ED[15:8]
1
st
: H*DATA[15:8]
1
MEM_ED[15:8]
2
nd
: H*DATA[7:0]
1
0
MEM_ED[15:0]
H*DATA[31:16]
not active
00
0
2
MEM_ED[15:0]
H*DATA[15:0]
not active
00
1
0
MEM_ED[31:16]
H*DATA[31:16]
00
11
0
2
MEM_ED[15:0]
H*DATA[15:0]
11
00
0
0
MEM_ED[15:8]
H*DATA[31:24]
not active
01
0
1
MEM_ED[15:8]
H*DATA[23:16]
not active
01
0
2
MEM_ED[15:8]
H*DATA[15:8]
not active
01
1
3
MEM_ED[15:8]
H*DATA[7:0]
not active
01
1
0
MEM_ED[15:8]
H*DATA[31:24]
not active
01
0
1
MEM_ED[7:0]
H*DATA[23:16]
not active
10
0
2
MEM_ED[15:8]
H*DATA[15:8]
not active
01
1
3
MEM_ED[7:0]
H*DATA[7:0]
not active
10
1
32bit(prohibited)
-
-
-
-
-
-
0
MEM_ED[15:8]
H*DATA[31:24]
not active
01
0
1
MEM_ED[15:8]
H*DATA[23:16]
not active
01
0
2
MEM_ED[15:8]
H*DATA[15:8]
not active
01
1
3
MEM_ED[15:8]
H*DATA[7:0]
not active
01
1
0
MEM_ED[15:8]
H*DATA[31:24]
not active
01
0
1
MEM_ED[7:0]
H*DATA[23:16]
not active
10
0
2
MEM_ED[15:8]
H*DATA[15:8]
not active
01
1
3
MEM_ED[7:0]
H*DATA[7:0]
not active
10
1
0
MEM_ED[31:24]
H*DATA[31:24]
01
11
0
1
MEM_ED[23:16]
H*DATA[23:16]
10
11
0
2
MEM_ED[15:8]
H*DATA[15:8]
11
01
0
3
MEM_ED[7:0]
H*DATA[7:0]
11
10
0
01
MEM_EA[1]
MEM_XWR
[1:0]
not active
00
H*DATA: HWDATA or HRDATA is internal signals
32 bit
(=2’b01)
Byte
16 bit
(
≠
2’b01)
8bit
16bit
32 bit
(=2’b01)
Half-Word
16bit
32bit
01
Big
(=1'b1)
0
not active
01
8bit
32 bit
(=2’b01)
16 bit
(
≠
2’b01)
8bit
Enabled byte lane Corresponding internal
bus data
MEM_XWR
[3:2]
01
not active
0
16 bit
(
≠
2’b01)
8bit
0
Internal bus
address
16bit
Word
not active
00
0
16bit
2
0
not active
not active
01
01
16bit
8bit
0
2
not active
not active
01
01
8bit
16bit
32bit
Endian
(BIGEND)
Access
size
MPX_MODE_
1[1:0]
Target width
(WDTH)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...