5-3
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Note 2:
Configuration of PLL pre and feedback divider by CRIPM mode pins supports only a dedicated set of
reference frequencies, see Table 5-3
5.4 Location in the device
CRG
APIX PHY
PLL
Configuration IF
APB Bus
REFCLK
External reset from pin
Internal reset
CLKX
..
.
External clock from pin
CLK
Oscillator
Clock
domains
XTAL0
XTAL1
APIX
Ashell
CLKY
SSCG
PLLCLK
PLLCLKM
CFG
CFG from RH
Register IF
CCLK_O
DISP, DPERI
CLKDIV
CLKGATE
CFG
Figure 5-1 CRG location in the device
5.5 Operation
This section describes the operation of the CRG unit.
5.5.1
Reset Generation
Factors
The following reset sources exist:
1.
External reset (XRST pin input)
The entire chip is initialized by a reset input from the external pin XRST.
2.
Software reset (reset via register control)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...