15-31
MB86R02 ‘Jade-D’ Hardware Manual V1.64
15.7.3 Channel priority control
The DMAC controls the priority of each channel using the DMACR/PR bits.
15.7.3.1
Fixed priority
When this priority is set in the DMACR/PR bits, the priority order is fixed and bus usage is
granted to the lowest numbered channel. The priority controller of the DMAC switches the
channel when the active channel enters the transfer gap.
In this way, if all the channels are active at the same time, the lowest numbered channel (ch0)
can be selected by the priority controller to start a transfer. For example, the active channel (ch0)
temporarily loses the bus during the transfer gap. The second lowest numbered channel (ch1) is
then granted bus access. When ch1 loses the bus control during the transfer gap, it is given to
ch0 again.
As a result, these 2 channels are able to preferentially acquire bus usage in fixed priority mode.
Figure 15-9 shows the defined channel ordering in fixed priority mode.
HBUSREQM
HGRANTM
HBUSREQM0
HBUSREQM1
HBUSREQM2
HBUSREQM3
HBUSREQM4
HBUSREQM5
HBUSREQM6
HBUSREQM7
Defined channel
#0 #1
#0
#1
#0
#1
#0
#1 #2
#3
#2
#3
#2
#3
#2
HDMAC Internal
AHB
Figure 15-9 Defined channel ordering in fixed priority mode
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...