6-8
MB86R02 ‘Jade-D’ Hardware Manual V1.64
6.4 Processing Mode
6.4.1 Parameter setting for 666MHz PLL clock
• All register values in the following tables are valid for PLL clock = 666MHz
6.4.1.1 Parameter setting for SSCG-speed of 15KHz
Given:
SSCG_ FREQUENCY_OFFSET = 0 (default),
SSCG_PEAK_FREQUENCY = 0 (default)
SSCG_PERIOD_JITTER = 10 % (default)
SSCG_TYPE
SSCG_PERIOD PERIOD_DELTA Modulation Peak % SSCG_STEP
3
Center Spread
0xAC
0x8A
0.5
0x6ED0
1.0
0xDDA0
1.5
0x1 4C70
2.0
0x1 BB40
2.5
0x2 2A10
3.0
0x2 9820
2
Upspread
0xAC
0x8A
0.5
0x3768
1.0
0x6ED0
1.5
0xA638
2.0
0xDDA0
2.5
0x1 1508
3.0
0x1 4C70
1
Downspread
0xAC
0x8A
0.5
0x3768
1.0
0x6ED0
1.5
0xA638
2.0
0xDDA0
2.5
0x1 1508
3.0
0x1 4C70
Table 6-3 SSCG speed of 15KHz (refer to 666MHz PLL clock)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...