13-33
MB86R02 ‘Jade-D’ Hardware Manual V1.64
13.7.2.2
OCD Adjustment Procedure
The figure below is the OCD adjustment setting procedure of SSTL_18 IO used for the DDR2
SDRSAM interface. The setting adjusts driver output impedance of SSTL_18 IO to the optimum
value. The pin for OCD adjustment is MDQ[31:0], MDM[3:0], MDQS[3:0], and MDQSN[3:0],
however, only MDQ[0] is tested for adjustment.
START
Write "0000" to DRIBSODT1 register ( 64h)
Write "001B" to DRIBSOCD register ( 66h)
Write "0001" to DRIBSOCD2 register ( 68h)
Write "0081" to DROABA register ( 70h)
Write "0F0F ~ 0000" to DROISR1 register ( 98h)
Write "0F0F ~ 0000" to DROISR2 register ( 9Ah)
OCD adjustment mode on
Set to driver PMOS adjustment mode
Decrement PMOS driver setting value
which is corresponding to the change of
DRIMR 1.DQX[0] from "0" to "1"
DRVP1/2/3/4 = Decrement to 0 ~ F
DRVN1/2/3/4 = 0
Read adjustment level of PMOS driver output
impedance from DRIMR1 register
Read DRIMR1 register (90h)
Read DRIMR2 register ( 92h)
Read DRIMR3 register ( 94h)
Read DRIMR4 register ( 96h)
Judge (DRIMR1-4 = all "1")
Write "0X0X ~ FXFX" to DROISR1 register ( 98h)
Write "0X0X ~ FXFX" to DROISR2 register ( 9Ah)
Increment applied NMOS driver setting value
until DRIMR1.DQX[0] register changes from
"0" to "1"
DRVP1/2/3/4 = Retain
DRVN1/2/3/4 = Increment to 0 ~ F
Read adjustment level of NMOS driver
output impedance from DRIMR1 register
Read DRIMR1 register ( 90h)
Judge (DRIMR1.DQX[0] = "0")
Write "0017" to DRIBSOCD register ( 66h)
Set to driver NMOS adjustment
Write "0000" to DRIBSODT1 register ( 64h)
Write "0000" to DRIBSOCD register ( 66h)
Write "0000" to DRIBSOCD2 register ( 68h)
OCD adjustment mode off
Set to normal driver mode
END
All DRVNx
(x=1..4) must have the same
value.
For DRVN1/2/3/4 and DRIMR1/2/3/4 registers,
refer Table 13-5 and Table 13-6
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...