28-1
MB86R02 ‘Jade-D’ Hardware Manual V1.64
28 UART Interface
This chapter describes function and operation of the UART interface.
28.1 Outline
UART is asynchronous transmission/reception serial interface which is controllable by software.
This LSI incorporates 6 UART modules.
28.2 Feature
UART has following features:
•
Programmable baud rate (baud rate is selectable arbitrarily based on APB clock)
•
16 byte transmission FIFO and 16 byte reception FIFO
28.3 Block diagram
Figure 28-1 shows block diagram of UART.
IRC_A
DMAC
Baud rate
generator
Register
Transmitter
FIFO
shift
Modem I/F
CPU I/F
Receiver
FIFO
shift
INTR
XTXRDY
XRXRDY
UART_SOUT0
UART_XRTS0
UART_SIN0
UART_XCTS0
APB bus
UART ch5
UART ch0
UART_SOUT5
UART_SIN5
MB86R02
UART ch1
UART_SOUT1
UART_SIN1
Figure 28-1 Block diagram of UART
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...