18-124
MB86R02 ‘Jade-D’ Hardware Manual V1.64
CBM (video Capture Buffer Mode)
Register address
CaptureBaseA 10h
Bit number
31
30
29
28
27 … 24 23 22 … 17 16 15 14 13
12
11 10 9
8
7
6
5
4
3
2
1
0
Bit field name
OO
S-
BUF
C-
RGB
PAU
Reserve
CBW
res
v
C2
4
BED CSW resv
SSS
SSM
HRV
reserve
C-
BST
R/W
R/W R/W R/W R/W
RX
R/W
RX
R/
W
R/W R/W RX
R/W
R/W
R/W
RX
R/W
Initial value
0
X
X
0
X
X
X
0
0
0
X
000
000
0
X
0
Bit0
CBST (Capture Burst)
The burst-length at the capture Write is specified. Because long burst-length is good the access
efficiency, 1 is recommended to be set.
0
Normal burst write (4word)
1
Long burst write (8word)
Bit4
HRV (H-reverse)
The horizontal reversing mode specification
0
Normal operation mode
1
Horizontal reversing mode
Bit12
CSW (Color Swap)
The byte position of a color ingredient is replaced.
0
Without exchange
1
With exchange
Bit13
BED (Big EnDian)
Endian is reversed
0
Little endian (enable display)
1
Big endian (disable display)
Bit14
C24 (Color 24bit/pixel)
It specifies wherther 24bit/pixel or 16bit/pixel is used in RGB capture.
It is effective in native RGB capture (NRGB=1) or converted RGB capture(CRGB=1).
0
16bit/pixel
1
24bit/pixel
Bit23-16
CBW (Capture Buffer memory Width)
Sets memory width (stride) of capture buffer in 64 bytes
Bit28
PAU (PAUse)
It is shown that capture operation is Stop temporarily. 0 can be written and it can cancel.
0
Under operation
1
Stop temporarily
Bit29
CRGB (Capture RGB write)
It specifies whether YCbCr to RGB conversion is applied or not before writing into the capture buffer.
There are two formats of RGB or RGB=5:5:5 (16 bits/pixel) and RGB = 8:8:8 (24 bit/pixel) format,
depending to C24-bit value described above.
0
YCbCr (without conversion)
1
RGB
Bit30
SBUF (Single Buffer)
It specifies managing a capture buffer by the single buffer system.
0
Normal mode (ring buffer)
1
Single buffer mode
Bit31
OO (Odd Only mode)
Specifies whether to capture odd fields only
0
Normal mode
1
Odd only mode
Note:
This register is not initialized by soft reset.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...