13-20
MB86R02 ‘Jade-D’ Hardware Manual V1.64
13.6.15
IO buffer setting OCD (DRIBSOCD)
Each setting used at impedance adjustment of IO buffer is proceeded.
Address
F300_0000
H
+ 66
H
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
-
AFORCE ADRV OCDPOL DIMMCAL OCDCNT
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
0
0
0
0
0
Bit field
Description
No.
Name
15-5
(Reserved)
Reserved bits.
Write access is ignored.
4
AFORCE
This is control bit to switch IO driver's A input, and "1" is set at impedance adjustment.
Initial value is 0.
When this bit is "1", ADRV bit value of bit 3 is added to driver input A of IO buffer.
Be sure to set "0" at the normal operation.
3
ADRV
This bit combines with AFORCE of bit 4 to use. When AFORCE is "1", this bit value
becomes IO driver's A input.
When AFORCE is 0, it is don't care.
2
OCDPOL
This becomes OCDPOL value of IO buffer.
Initial value is 0.
1
DIMMCAL
This becomes DIMMCAL value of IO buffer.
Initial value is 0.
0
OCDCNT
This becomes OCDCNT value of IO buffer.
Initial value is 0.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...