29-10
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit 4: MSS (Master Slave Select)
This is the master/slave selection bit.
At writing
MSS
State
0
Stop condition is generated and state becomes slave mode after the transfer
1
State becomes master mode and start condition is generated to start transfer
This bit is cleared when 'arbitration lost' occurs during master transmission and the state becomes
slave mode.
Restrictions:
In a multimaster environment, please prohibit other masters from transmitting general
call addresses simultaneously with this module, as well as using 'arbitration lost' for this
module at the second byte or later.
Bit 3: ACK (ACKnowledge)
This is the acknowledge permission bit at receiving data.
On reads/writes
ACK
State
0
Acknowledge has not occurred.
1
Acknowledge has occurred.
This bit is disabled on address data reception in slave mode.
Bit 2: GCAA (General Call Address Acknowledge)
This is the acknowledge permission bit on receiving general call address.
At reading/writing
GCAA
State
0
Acknowledge has not occurred.
1
Acknowledge has occurred.
Bit 1: INTE (INTerrupt Enable)
This is the interrupt permission bit.
At reading/writing
INTE
State
0
Interrupt is prohibited
1
Interrupt is enabled
When this bit is "1" and INT bit is "1" an interrupt occurs.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...