1-42
MB86R02 ‘Jade-D’ Hardware Manual V1.64
VREF0
Connect to DDRVDE/2[V] reference voltage
MDQ_11
Pull down to VSS through high resistance
MDQ_10
Pull down to VSS through high resistance
MDQ_13
Pull down to VSS through high resistance
MDQ_12
Pull down to VSS through high resistance
MDQSN_1
Pull down to VSS through high resistance
MDQSP_1
Pull down to VSS through high resistance
MDQ_9
Pull down to VSS through high resistance
MDQ_8
Pull down to VSS through high resistance
MDQ_14
Pull down to VSS through high resistance
MDM_1
Pull down to VSS through high resistance
MDQ_15
Pull down to VSS through high resistance
MCKN
Keep the pin open
MCKP
Keep the pin open
OCD
Keep the pin open
ODT
Keep the pin open
MDQ_19
Pull down to VSS through high resistance
MDQ_18
Pull down to VSS through high resistance
MDQ_21
Pull down to VSS through high resistance
MDQ_20
Pull down to VSS through high resistance
MDQSN_2
Pull down to VSS through high resistance
MDQSP_2
Pull down to VSS through high resistance
MDQ_17
Pull down to VSS through high resistance
MDQ_16
Pull down to VSS through high resistance
MDQ_22
Pull down to VSS through high resistance
MDM_2
Pull down to VSS through high resistance
MDQ_23
Pull down to VSS through high resistance
VREF1
Connect to DDRVDE/2[V]Reference voltage
MDQ_27
Pull down to VSS through high resistance
MDQ_26
Pull down to VSS through high resistance
MDQ_29
Pull down to VSS through high resistance
MDQ_25
Pull down to VSS through high resistance
MDQSN_3
Pull down to VSS through high resistance
MDQSP_3
Pull down to VSS through high resistance
MDQ_28
Pull down to VSS through high resistance
MDQ_24
Pull down to VSS through high resistance
MDQ_30
Pull down to VSS through high resistance
MDM_3
Pull down to VSS through high resistance
MDQ_31
Pull down to VSS through high resistance
DISP0P
Display 0 output channel 0p, Default=DOUTR0_0
(TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP0N
Display 0 output channel 0n,
Default=DOUTR0_1 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP1P
Display 0 output channel 1p,
Default=DOUTR0_2 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP1N
Display 0 output channel 1n,
Default=DOUTR0_3 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP2P
Display 0 output channel 2p,
Default=DOUTR0_4 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP2N
Display 0 output channel 2n,
Pull up to VDDE or pull down to VSS through high
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...