15-18
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DACK
DREQ
DEOP
DSTP
HCLK
HBUSREQM (HDMAC)
HGRANTM (HDMAC)
HMASTER
Control
HREADY
IDLE
HRESP
HDMAC
OK
Other master
NONSEQ or SEQ READ or WRITE
Other master
NONSEQ or SEQ READ or WRITE
Figure 15-2 Example of DEOP/IDEOP exception operation
DREQ/IDREQ, DACK/IDACK, DEOP/IDEOP, and DSTP/IDSTP are not valid when DMA transfer
is performed in software request mode.
Timing chart
Figure 15-3 shows a block transfer as a timing chart.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...