5-23
MB86R02 ‘Jade-D’ Hardware Manual V1.64
5.1.4.
Reset/Standby control register (CRSR)
This register controls reset and standby.
Address
FFFE_7000
H
+ 0C
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
STOPEN
(Reserved)
Reserve
d
SRST
SWRST
SWRST
REQ
SWRM
ODE
R/W
R0
R0
R0
R0
R0
R0
R0
R0
R/W
R0
R0 R/W0 R/W0 R/W0 R/W1 R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
X
X
0
0
Bit field
Description
No.
Name
31-16
–
Unused bits.
Write access is ignored, and read value of these bits is undefined.
15-8
(Reserved)
Reserved bits.
Write access is ignored, and read value of these bits is always "0".
7
STOPEN
Stop mode enable
This bit stops all bus clock operations in the standby mode.
0
Bus clock operation in the standby mode does not stop (initial value)
1
All bus clock operations in the standby mode are stopped
Note: clocks are not stopped immediately
Note: When changing state to stop mode, write "1" to PLLBYPASS bit of CRPR.
6-5
(Reserved)
Reserved bits.
Write access is ignored, and read value of these bits is always "0".
4
(Reserved)
Reserved bit.
Always write "0" to write access.
3
SRST
nSRST monitoring
This bit monitors nSRST reset from ICE.
0
nSRST is not asserted
1
nSRST is asserted
Initial value of this bit is undefined, and writing "0" is ignored.
When nSRST occurs, this bit is set to "1".
2
SWRST
Software reset monitoring
This bit monitors software reset.
0
Software reset is not asserted
1
Software reset is asserted
Initial value of this bit is undefined, and writing "0" is ignored.
When software reset occurs, this bit is set to "1".
1
SWRSTREQ
Software reset request
This bit asserts software reset.
0
Software reset is not requested (initial value)
1
Software reset is requested
Writing 0 is ignored, and this bit is cleared with reset signal.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...