1-34
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DISP0
DISP0N
L2
D
IO
Display 0 output channel 0n, Default=DOUTR0_1 (TTL-
mode)
HiZ
MSIO
DISP0
DISP1P
L3
D
IO
Display 0 output channel 1p, Default=DOUTR0_2 (TTL-
mode)
HiZ
MSIO
DISP0
DISP1N
L4
D
IO
Display 0 output channel 1n, Default=DOUTR0_3 (TTL-
mode)
HiZ
MSIO
DISP0
DISP2P
M1
D
IO
Display 0 output channel 2p, Default=DOUTR0_4 (TTL-
mode)
HiZ
MSIO
DISP0
DISP2N
M2
D
IO
Display 0 output channel 2n, Default=DOUTR0_5 (TTL-
mode)
HiZ
MSIO
DISP0
DISP3P
M3
D
IO
Display 0 output channel 3p, Default=DOUTR0_6 (TTL-
mode)
HiZ
MSIO
DISP0
DISP3N
M4
D
IO
Display 0 output channel 3n, Default=DOUTR0_7 (TTL-
mode)
HiZ
MSIO
DISP0
DISP4P
N1
D
IO
Display 0 output channel 4p, Default=DOUTG0_0 (TTL-
mode)
HiZ
MSIO
DISP0
DISP4N
N2
D
IO
Display 0 output channel 4n, Default=DOUTG0_1 (TTL-
mode)
HiZ
MSIO
DISP0
DISP5P
N3
D
IO
Display 0 output channel 5p, Default=DOUTG0_2 (TTL-
mode)
HiZ
MSIO
DISP0
DISP5N
N4
D
IO
Display 0 output channel 5n, Default=DOUTG0_3 (TTL-
mode)
HiZ
MSIO
DISP0
DISP6P
P1
D
IO
Display 0 output channel 6p, Default=DOUTG0_4 (TTL-
mode)
HiZ
MSIO
DISP0
DISP6N
P2
D
IO
Display 0 output channel 6n, Default=DOUTG0_5 (TTL-
mode)
HiZ
MSIO
DISP0
DISP7P
P3
D
IO
Display 0 output channel 7p, Default=DOUTG0_6 (TTL-
mode)
HiZ
MSIO
DISP0
DISP7N
P4
D
IO
Display 0 output channel 7n, Default=DOUTG0_7 (TTL-
mode)
HiZ
MSIO
DISP0
DISP8P
R1
D
IO
Display 0 output channel 8p, Default=DOUTB0_0 (TTL-
mode)
HiZ
MSIO
DISP0
DISP8N
R2
D
IO
Display 0 output channel 8n, Default=DOUTB0_1 (TTL-
mode)
HiZ
MSIO
DISP0
DISP9P
R3
D
IO
Display 0 output channel 9p, Default=DOUTB0_2 (TTL-
mode)
HiZ
MSIO
DISP0
DISP9N
R4
D
IO
Display 0 output channel 9n, Default=DOUTB0_3 (TTL-
mode)
HiZ
MSIO
DISP0
DISP10P
T1
D
IO
Display 0 output channel 10p, Default=DOUTB0_4 (TTL-
mode)
HiZ
MSIO
DISP0
DISP10N
T2
D
IO
Display 0 output channel 10n, Default=DOUTB0_5 (TTL-
mode)
HiZ
MSIO
DISP0
DISP11P
T3
D
IO
Display 0 output channel 11p, Default=DOUTB0_6 (TTL-
mode)
HiZ
MSIO
DISP0
DISP11N
T4
D
IO
Display 0 output channel 11n, Default=DOUTB0_7 (TTL-
mode)
HiZ
MSIO
DISP0
DCLKP
U1
D
IO
Display 0 Clock Output CLKp, Default=DCLK0UT0
(TTL-mode)
HiZ
MSIO
DISP0
DCLKN
U2
D
IO
Display 0 Clock Output CLKn, Default=DCLK0UT0
(TTL-mode)
HiZ
MSIO
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...