MB86R02 ‘Jade-D’ Hardware Manual V1.64
21-9
Reset value
0
H
0
H
0
H
Control/Configuration register for evaluation window
Bit 16
EnCoordW0
enable coordinates for window 0
Bit 8
EnSignB
Enable for Signature calculation B
Bit 0
EnSignA
Enable for Signature calculation A
TriggerW0
Register address
BaseA 54
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7 6 5 4 3 2 1
0
Field name
TrigMode
Trigger
R/W
RW
W
Reset value
0
H
0
H
Trigger register
Bit 9 - 8
TrigMode
00b=start one generation,cancel cyclic g., 01b=start cyclic generations, 01b= reserved ,11b=reserved
Bit 0
Trigger
generate trigger for signature generation, see TrigMode for used trigger mode
IENW0
Register address
BaseA 58
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
2
1
0
Field name
IEnResVal IEnCfgCop IEnDiff
R/W
RW
RW
RW
Reset value
0
H
0
H
0
H
Interrupt Enable Register
Bit 2
IEnResVal
Interrupt enable (for condition see the relevant status field)
Bit 1
IEnCfgCop
Interrupt enable (for condition see the relevant status field)
Bit 0
IEnDiff
Interrupt enable (for condition see the relevant status field)
InterruptStatusW0
Register address
BaseA 5C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3
2
1
0
Field name
IStsResVal IStsCfgCop IStsDiff
R/W
RW
RW
RW
Reset value
0
H
0
H
0
H
Interrupt status register
Bit
2
IStsResVal
Interrupt status flags, a '1' signifies that the corresponding interrupt condition occurred (even if interrupt is disabled), write '1' clears the
flag,
Condition: Result register is valid
Bit
1
IStsCfgCop
Interrupt status flags, a '1' signifies that the corresponding interrupt condition occurred (even if interrupt is disabled), write '1' clears the
flag,
Condition: Configuration Registers copied to shadow registers
Bit
0
IStsDiff
Interrupt status flags, a '1' signifies that the corresponding interrupt condition occurred (even if interrupt is disabled), write '1' clears the
flag,
Condition: The number of error frames (different actual signature and reference value) is higher than the value configured at
"ErrorThres"
StatusW0
Register address BaseA 60
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18
17
16 15 14 13 12 11 10
9
8
7 6 5 4 3 2
1
0
Field name
D
if
f_B
_B
D
iff_
B
_
G
D
if
f_B
_R
D
if
f_A
_B
D
iff_
A
_
G
D
if
f_A
_R
R
es
e
rv
e
d2
Active Pending
R/W
R
R
R
R
R
R
RWS
R
R
Reset value
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
0
H
status register
Bit 18
Diff_B_B
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...