5-33
MB86R02 ‘Jade-D’ Hardware Manual V1.64
31-5
–
Unused bits.
Write access is ignored, and read value of these bits is undefined.
4-0
DCGATE[4:0] DCLK clock gate control
These bits control DCLK clock gate (Pixelclock).
DCGATE[n]
Description
0
DCCLKn stops
1
DCLKn does not stop (initial value)
DCLK0: CLUT, DITH Pixelclock
DCLK1: TCON Pixelclock (only register CRDP0)
DCLK2: TCON Bitclock (only register CRDP0)
DCLK3: SIG Pixelclock
DCLK4: APIX transmitter Pixelclock
Note: for register CRDP1 DCGATE[2:1] is reserved (no TCON at DPERI1)
5.1.13.
Clock Selector control register (CSEL)
COMPLETE REGISTER is reserved
This register controls clock multiplexers.
Address
Base a 34
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
Res
RES
RES
RES
RES
RES
SELM
RES
RES
R/W
R1
R1
R1
R1
R1
R1
R1
R1
R1
R1
R1
R/W R/W R/W R/W R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-16
–
Unused bits.
The write access is ignored, and read value of these bits is undefined.
15-5
Reserved
Reserved bits.
Write access is ignored, and read value of these bits is always "1".
4
Reserved
Reserved bits.
Write access is ignored, and read value of these bits is always "1".
3
Reserved
Reserved bits.
Write access is ignored, and read value of these bits is always "1".
2
SELM
Clock selection for PLLCLKM (used for dotclock generation)
0
Non-modulated clock, bypass of SSCG (initial value)
1
modulated clock
1
(Not available
in ES1)
SELMCCLK
Clock source selection for CCLK (system master clock)
0
Non-modulated clock (initial value)
1
modulated clock
This modulated system master clock has impact on all peripherals including e.g. CAN,
MLB. It must be checked by the relevant application whether all peripherals can be
operated with modulated clock. Please adapt the modulation range accordingly.
0
Reserved
Reserved bits.
Write access is ignored, and read value of these bits is always "0".
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...