28-11
MB86R02 ‘Jade-D’ Hardware Manual V1.64
28.6.8 Modem control register (URTxMCR)
Address
ch0
:
FFF 10h
ch1
:
FFF 10h
ch2
:
FFF 10h
ch3
:
FFF 10h
ch4
:
FFF 10h
ch5
:
FFF 10h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
(Reserved)
LOOP OUT2 OUT1
RTS
DTR
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
valu
e
X
X
X
X
X
X
X
X
0
0
0
0
0
0
0
0
Bit No.
Bit name
Function
31:8
Unused
Reserved bit (input "0" at writing)
7:5
Unused
Reserved bit (input "0" at writing)
4
LOOP
Loop Back Mode (self-diagnostic mode)
When loop is set to "1", following is performed.
1.
SOUT becomes "1"
2.
SIN is separated from input Shift register of reception
3.
Transmission shift register output is connected to input of the Reception shift
register
4.
Modem status is separated (NCTS, NDSR, NDCD, and NRI)
5.
Modem control signal is connected to modem status input
CTS
– RTS
DSR
– DTR
RI
– OUT1
DCD
– OUT2
3
OUT2
Control signal
"1" makes output pin active.
2
OUT1
1
RTS
0
DTR
* Bit7:0 = 00h, after reset
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...