11-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
11.7 Connection example
16 bit NOR Flash
16 bit NOR Flash + 8 bit SRAM
×
2
MB86R02
MEM_EA[24:1]
MEM_XCS[4]
MEM_XRD
MEM_XWR[0]
MEM_ED[15:0]
x16
NOR Flash
A
XCE
XOE
XWE
DQ[15:0]
MB86R02
x8 SRAM
x8 SRAM
MEM_ED[7:0]
MEM_ED[15:8]
MEM_EA[24:1]
MEM_XCS[0]
MEM_XRD
MEM_XWR[1:0]
MEM_ED[15:0]
MEM_XCS[4]
MEM_XWR[0]
MEM_XWR[1]
A
CSn
OEn
WEn
DQ[7:0]
A
CSn
OEn
WEn
DQ[7:0]
x16
NOR Flash
A
XCE
XOE
XWE
DQ[15:0]
MEM_XWR[0]
MEM_ED[15:0]
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...