MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-36
Figure 22-7 Basic structure of a Sync Mixer
Basic structure of a Sync Mixer: Each of the five address lines of the 32 to 1 multiplexer
can be individually selected from any of the first-stage signals. The output is the result of a table look-
up. The register FctTable contains the truth table of the Boolean function calculated.
The concept of the sync mixers needs some explanation. In a first step the signals to be combined
are selected. These are referred to then as S0…S4 and form the address for the function table. This
function table is used to look up the result of the Boolean operation the five selected signals shall be
subject to.
An example may help understand the topic. Assuming the outputs of three Sync Pulse Generators
shall form a combined signal with the function , one would proceed as follows.
At first, the Sync Mixer signals S0…S4 are assigned the Sync Pulse Generator outputs or constant
zero by programming the respective multiplexers. The next step is to build the function’s truth table,
as shown below. As the intended function has only three inputs, only eight entries need be specified.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...