MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-6
4F8
H
Base a
4FC
H
DIR_SMx6FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
500
H
DIR_SMx7Sigs
Sync mixer 7 signal selection
Base a
504
H
DIR_SMx7FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
508
H
DIR_SMx8Sigs
Sync mixer 8 signal selection
Base a
50C
H
DIR_SMx8FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
510
H
DIR_SMx9Sigs
Sync mixer 9 signal selection
Base a
514
H
DIR_SMx9FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
518
H
DIR_SMx10Sigs
Sync mixer 10 signal selection
Base a
51C
H
DIR_SMx10FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
520
H
DIR_SMx11Sigs
Sync mixer 11 signal selection
Base a
524
H
DIR_SMx11FctTable
Sync mixer output = function table [a] a =
s4*24+s3*23+s2*22+s1*21+s0*20
Base a
528
H
DIR_SSwitch
Sync switch
Base a
52C
H
DIR_RBM_CTRL
RSDS Bitmap Control
Base a
534
H
DIR_PIN0_CTRL
IO Module Pad 0 Control
Base a
538
H
DIR_PIN1_CTRL
IO Module Pad 1 Control
Base a
53C
H
DIR_PIN2_CTRL
IO Module Pad 2 Control
Base a
540
H
DIR_PIN3_CTRL
IO Module Pad 3 Control
Base a
544
H
DIR_PIN4_CTRL
IO Module Pad 4 Control
Base a
548
H
DIR_PIN5_CTRL
IO Module Pad 5 Control
Base a
54C
H
DIR_PIN6_CTRL
IO Module Pad 6 Control
Base a
550
H
DIR_PIN7_CTRL
IO Module Pad 7 Control
Base a
554
H
DIR_PIN8_CTRL
IO Module Pad 8 Control
Base a
558
H
DIR_PIN9_CTRL
IO Module Pad 9 Control
Base a
55C
H
DIR_PIN10_CTRL IO Module Pad 10 Control
Base a
560
H
DIR_PIN11_CTRL IO Module Pad 11 Control
Base a
564
H
DIR_PIN12_CTRL IO Module Pad 12 Control
Register Description
DIR_SSqCnts [0...63]
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...