4-1
MB86R02 ‘Jade-D’ Hardware Manual V1.64
4 CPU (ARM926EJ-S core)
This chapter describes the embedded CPU core (ARM926EJ-S core) of the MB86R02 ‘Jade-D’
device.
4.1 Outline of ARM926EJ-S core
The major functional blocks of the ARM926EJ-S core are the TMC (Tightly Coupled Memory) and the
ETM9CS Single modules.
4.2 Features of ARM926EJ-S core
The ARM926EJ-S core offers the following features:
•
Five-stage pipeline (fetch, decode, execution, memory and writing)
•
Harvard architecture
•
16KB instruction cache / 16KB data cache
•
16KB instruction TCM (ITCM) / 16KB data TCM (DTCM)
•
JAVA acceleration (Jazelle technology)
•
Coprocessor interface
•
MMU (Memory Management Unit)
•
Embedded ETM9CS Single for real-time tracing
•
Supports both big and little endian
4.3 Block diagram of ARM926EJ-S core
The block diagram of the ARM926EJ-S core is shown in Figure 4-1.
ARM926EJ-S Core Block
16kB
Instruction
TCM
16kB
Data
TCM
JTAG
Sync.
Circuit
ARM926EJ-S
ETM9CS
Single
configuration
16kB
Data
Cache
16kB
Instruction
Cache
JTAG
Signals
AHB I/F
Trace Signals
(4bit TRACEPKT)
Instruction AHB
Data AHB
Figure 4-1 Block diagram of ARM926EJ-S core
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...