MB86R02 ‘Jade-D’ Hardware Manual V1.64
23-10
1) configure DMA Transfer:
o
set source (e.g. flash)
o
set DMA destination: RLD
2) start DMA Transfer
3) interrupt after completion
Case B: compressed data source is AHB master
1) Write actively data to RLD AHB slave
2) interrupt after completion
23.9 Limitations
23.9.1
AHBMTransferWidth Setup
It is recommended to set the register AHBMTransferWidth depends on the LSBs of BYTCNT
according following table:
BYTECNT
LSB[1:0]
AHBMCtrl.AHBMTransferWidth
00
Word (b10), Halfword (b01), Byte (b00)
01
Byte (b00)
10
Halfword (b01), Byte (b00)
11
Byte (b00)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...