34-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
It requires at least 100 clocks (input clock to CLK pin) for the reset signal "L" applied to the XRST
pin to be transmitted to all internal circuits.
34.3.2
Power On Reset
VDDE (external)
DDRVDE (DRAM)
XRST
XTRST
Note: Clock is just an image, not the actual one.
Internal
clock generated by
ECLK or XTAL
Input "L" when power-on
Input clock immediately
after power-on
PLL Lockup Time
VDDI (internal)
Input "L" when power-on
8
µ
s or more
XSRST
output "L" when power-on
Input when XRST is "H" after "L"
Figure 34-3 Power On Sequence
Input XTRST and XRST pins to Low when power-on.
Keep XTRST and XRST pins High after setting to Low level for 8
µ
s or more.
Access the other registers or memory controller after PLL Lockup Time.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...