22-1
MB86R02 ‘Jade-D’ Hardware Manual V1.00
FUJITSU PROPRIETARY AND CONFIDENTIAL
22.6.2 Example Control Flow
The following diagram shows the decision flow and configuration steps for a panel driver routine in
principle. Of course a lot of panel timing relevant parameters are configured at the DISP module. This
is not covered in this section.
Some decisions must already be taken when designing the board, selecting the used panel, driver ICs,
etc. The diagram does not show the detailed flow and exact order of configuration steps for one
application.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...