7-15
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.10 AXI bus wait cycle set register (CAXI_BW)
Address
FFF 28h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
Disp_RWait[3:0]
Disp_WWait[3:0]
Draw_RWait[3:0]
Draw_WWait[3:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
CPU_RWait[3:0]
CPU_WWait[3:0]
PrimaryAHB_RWait[3:0]
PrimaryAHB_WWait[3:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Function
Number
Name
31-28
Disp_RWait
(Read Wait)
The Wait time of AXI Write BUS of MBUS2AXI Bridge (between the transactions) can be set by
this bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
27-24
Disp_WWAIT
(Write Wait)
The Wait time of AXI Read BUS of MBUS2AXI Bridge (between the transactions) can be set by
this bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
23-20
Draw_RWAIT
(Read Wait)
The Wait time of AXI Write BUS of MBUS2AXI Bridge (between the transactions) can be set by
this bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
19-16
Draw_WWAIT
(Write Wait)
The Wait time of AXI Read BUS of MBUS2AXI Bridge (between the transactions) can be set by
this bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
15-12
CPU_RWAIT
(Read Wait)
The Wait time of AXI Write BUS of AHB2AXI Bridge (between the transactions) can be set by this
bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
11-8
CPU_WWait
(Write Wait)
The Wait time of AXI Read BUS of AHB2AXI Bridge (between the transactions) can be set by this
bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...