1-43
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Default=DOUTR0_5 (TTL-mode)
resistance
DISP3P
Display 0 output channel 3p,
Default=DOUTR0_6 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP3N
Display 0 output channel 3n,
Default=DOUTR0_7 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP4P
Display 0 output channel 4p,
Default=DOUTG0_0 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP4N
Display 0 output channel 4n,
Default=DOUTG0_1 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP5P
Display 0 output channel 5p,
Default=DOUTG0_2 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP5N
Display 0 output channel 5n,
Default=DOUTG0_3 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP6P
Display 0 output channel 6p,
Default=DOUTG0_4 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP6N
Display 0 output channel 6n,
Default=DOUTG0_5 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP7P
Display 0 output channel 7p,
Default=DOUTG0_6 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP7N
Display 0 output channel 7n,
Default=DOUTG0_7 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP8P
Display 0 output channel 8p,
Default=DOUTB0_0 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP8N
Display 0 output channel 8n,
Default=DOUTB0_1 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP9P
Display 0 output channel 9p,
Default=DOUTB0_2 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP9N
Display 0 output channel 9n,
Default=DOUTB0_3 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP10P
Display 0 output channel 10p,
Default=DOUTB0_4 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP10N
Display 0 output channel 10n,
Default=DOUTB0_5 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP11P
Display 0 output channel 11p,
Default=DOUTB0_6 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DISP11N
Display 0 output channel 11n,
Default=DOUTB0_7 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DCLKP
Display 0 Clock Output CLKp,
Default=DCLK0UT0 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
DCLKN
Display 0 Clock Output CLKn,
Default=DCLK0UT0 (TTL-mode)
Pull up to VDDE or pull down to VSS through high
resistance
TSG_4
TCON Timing Signal 4
Keep the pin open
VSYNC0
TCON Bypass: Video output interface 0 vertical
sync output vertical sync input in external sync
mode, TCON: TSG_1
Pull up to VDDE or pull down to VSS through high
resistance
DE0
TCON Bypass: DE/CSYNC of DISPL0,
TCON:TSG_2
Pull up to VDDE or pull down to VSS through high
resistance
GV0
TCON Bypass: Video output interface 0
graphics/video switch, TCON: TSG_3
Pull up to VDDE or pull down to VSS through high
resistance
HSYNC0
TCON Bypass: Video output interface 0 horizontal
sync output Horizontal sync input in external sync
Pull up to VDDE or pull down to VSS through high
resistance
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...