17-33
MB86R02 ‘Jade-D’ Hardware Manual V1.64
config_byte_11
Bit
init
ial
Name
Description
7
0
cfg_sbup_valid_active_length[1]
APIX PHY (Soft IP): configure high pulse
width of signal 'sbup_valid' (multiples of
core clk cycle)
11: 4 cycles
10: 3 cycles
01: 2 cycles
00: 1 cycle
6
1
cfg_sbup_valid_active_length[0]
5
0
reserved
do not change
4
0
reserved
do not change
3
0
reserved
do not change
2
0
reserved
do not change
1
0
reserved
do not change
0
0
reserved
do not change
Table 17-21 TX config_byte_11
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...