MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-16
Reset value
0
H
Bit 30 - 0 SPGMKOFF10
Mask bits: 0b=include bit in position matching, 1b= do not include this bit in position matching
DIR_SPG11PosOn
Register address
BaseA 4B4
H
Bit number
31
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGPSON_TOGGLE11
SPGPSON_X11
Reserved
SPGPSON_Y11
R/W
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
Sync pulse generator 11, 'Switch on' position
Bit 31
SPGPSON_TOGGLE11
toggle enable: 0b=disable, 1b=enable
Bit 30 - 16 SPGPSON_X11
X scan position
Bit 15
Reserved
Do not modify
Bit 14 - 0
SPGPSON_Y11
Y scan position
DIR_SPG11MaskOn
Register address
BaseA 4B8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGMKON11
R/W
RW
Reset value
0
H
Bit 30 - 0 SPGMKON11
Mask bits: 0b=include bit in position matching, 1b= do not include this bit in position matching
DIR_SPG11PosOff
Register address BaseA 4BC
H
Bit number
31
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGPSOFF_TOGGLE11
SPGPSOFF_X11
Reserved
SPGPSOFF_Y11
R/W
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
Sync pulse generator 11, 'Switch off' position
Bit 31
SPGPSOFF_TOGGLE11
toggle enable: 0b=disable, 1b=enable
Bit 30 - 16 SPGPSOFF_X11
X scan position
Bit 15
Reserved
Do not modify
Bit 14 - 0
SPGPSOFF_Y11
Y scan position
DIR_SPG11MaskOff
Register address
BaseA 4C0
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGMKOFF11
R/W
RW
Reset value
0
H
Bit 30 - 0 SPGMKOFF11
Mask bits: 0b=include bit in position matching, 1b= do not include this bit in position matching
DIR_SSqCycle
Register address
BaseA 4C4
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SSQCYCLE
R/W
RW
Reset value
0
H
Bit 5 - 0 SSQCYCLE
Sequencer cycle length (number -1) of sequencer cycles
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...