25-12
MB86R02 ‘Jade-D’ Hardware Manual V1.64
25.7.9
PWMx interrupt register (PWMxIR)
This register is to select cause of PWM interrupt.
Address
ch0
:
FFF 1C
H
ch1
:
FFF 1C
H
ch2
:
FFF 1C
H
ch3
:
FFF 1C
H
ch4
:
FFF 1C
H
ch5
:
FFF 1C
H
ch6
:
FFF 1C
H
ch7
:
FFF 1C
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
INTREP[1:0
]
(Reserved)
DONE
R/W
R
R
R
R
R
R
R/W R/W
R
R
R
R
R
R
R/W1 R/W1
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-10
(Reserved)
Reserved bits.
Write access is ignored. The read value of these bits is always "0".
9-8
INTREP[1:0]
The bit (DONE bit) which might be the cause of PWM interrupt is selected.
INTREP[1:0]
Possible cause bit for PWM interrupt
00
DONE bit is not selected
01
DONE bit is selected as cause of interrupt factor
10
(Setting prohibited)
11
(Setting prohibited)
7-1
(Reserved)
Reserved bits.
Write access is ignored. The read value of these bits is always "0".
0
DONE
This bit indicates end of 1 pulse cycle.
0 1 pulse is not output (initial value)
1 1 pulse is output
This bit is cleared to "0" by writing "1".
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...