27-14
MB86R02 ‘Jade-D’ Hardware Manual V1.64
27.6.9 I2SxOPRREG register
Address
ch0
:
FFEE_0018 (h)
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
RXEN
B
(Reserved)
TXENB
R/W
R
R
R
R
R
R
R
R/W
R
R
R
R
R
R
R
R/W
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
start
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R/W
Initial
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-25
(Reserved)
Reserved bits.
The write access is ignored. The read value of these bits is always "0".
24
RXENB
Enable/Disable functions of receiving operation is set.
0 Receiving operation is disabled
Reception FIFO becomes empty with writing "0" to this bit
When RXENB is "0", the data received from serial reception bus is not
written to reception FIFO
DMA reception channel stops during DMA transfer
1 Receiving operation is enabled
23-17
(Reserved)
Reserved bits.
The write access is ignored. The read value of these bits is always "0".
16
TXENB
Enable/Disable functions of transmitting operation is set.
0 Transmitting operation is disabled
Reception FIFO becomes empty with writing "0" to this bit
When TXENB is "0", the data written to TXFDAT register from CPU or
DMA is not written to transmission FIFO
DMA reception channel stops during DMA transfer
1 Transmitting operation is enabled
15-1
(Reserved)
Reserved bits.
The write access is ignored. The read value of these bits is always "0".
0
start
I2S is enabled/disabled.
0 I2S is stop, and internal transmission/reception FIFO becomes empty by
writing "0" to this bit
1 I2S is operable
Prohibit overwriting CNTREG, MCR0REG, MCR1REG, and MCR2REG registers when
Start is "1".
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...