7-21
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.13 External pin status register (CEX_PIN_ST)
Address
FFF 34h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
Res
CRIPM[3:0]
(Reserved)
C
LK_
SEL
MPX_MODE_5
MPX_MODE_1
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value 0
0
0
x
x
x
x
x
0
0
0
X
x
x
x
X
Bit field
Function
Number
Name
31-12
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
11-8
CRIPM
Display the status of PLL multiply number setting pin.
7-4
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
4
CLK_SEL
CLKSEL
0
Selects internal oscillator clock
1
Selects clock input from ECLK (external)
3
MPX_MODE_5[1]
MPX_MODE_5[1]
0
UART0 available
1
Memory Controller NAND Flash support available
2
MPX_MODE_5[0]
Display the status of a set pin for external pin multiplex mode #3.
MPX_MODE_5[0]
0
Trace Data[3..0] available
1
PWM[7..4] available
1-0
MPX_MODE_1
Display the status of a set pin for external pin multiplex modes #0 and # 1.
00
DISP1 and CAP available
01
Memory Controller Extension available (32bit data bus), CAP available
10
DISP1 and Memory Controller Extension available (32bit data bus) available
11
DISP1 and CAP available
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...